高级检索

    低应力氧化硅膜层制备工艺研究

    A Study on the Deposition Process of Low Stress Silicon Oxide Film

    • 摘要: 面对新一代电子装备对高密度高可靠硅通孔(Through-Silicon Via, TSV)封装基板的迫切需求,现有主流的氧化硅沉积工艺方法无法实现氧化硅膜层的低温低应力沉积,基于等离子体增强化学气相沉积(Plasma-Enhanced Chemical Vapor Deposition, PECVD)工艺方法开展硅通孔基板高均匀性、高沉积效率、低应力氧化硅的沉积工艺研究。通过田口试验分析高频功率、低频功率和腔室压力对氧化硅应力的影响程度,确认了对氧化硅薄膜应力影响程度由高到低分别为低频功率、高频功率、腔室压力,进而得到低应力氧化硅的最佳工艺参数组合为高频功率1 500 W、低频功率800 W、腔室压力2 500 mTorr。文中实现了最小24.24 MPa的低应力工艺结果,对应的工艺参数条件为低应力、高均匀性氧化硅沉积提供了解决方案。

       

      Abstract: With the urgent demand for high-density and high-reliability through-silicon via (TSV) packaging substrates in next-generation electronic equipment, this study focuses on the technical challenge of achieving low-temperature and low-stress silicon oxide deposition using existing mainstream processes. Based on the plasma-enhanced chemical vapor deposition (PECVD) methodology, this research investigates the development of a high-uniformity, high-deposition-efficiency, and low-stress silicon oxide deposition process for TSV substrates. Using the Taguchi experimental analysis, the influence of high-frequency power, low-frequency power, and chamber pressure on silicon oxide stress was investigated. The results indicate that the degree of impact on silicon oxide film stress, ranked from highest to lowest, is low-frequency power, followed by high-frequency power, and then chamber pressure. Consequently, the optimal process parameters for low-stress silicon oxide deposition were determined as follows: high-frequency power of 1 500 W, low-frequency power of 800 W, and chamber pressure of 2 500 mTorr. This configuration achieved a minimal stress result of 24.24 MPa, the corresponding process parameters provide a solution for low-stress, high-uniformity silicon oxide deposition.

       

    /

    返回文章
    返回